Title :
A Reduced Mask-Count Technology for Complementary Polycrystalline Silicon Thin-Film Transistors With Self-Aligned Metal Electrodes
Author :
Zhang, Dongli ; Kwok, Hoi-Sing ; Wong, Man
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon
Abstract :
The inexpensive glass substrate for building conventional low-temperature polycrystalline silicon (poly-Si) thin-film transistors (TFTs) imposes a ceiling on the TFT processing temperature. This results in a reduced efficiency of dopant activation and a high source/drain series resistance. A technique based on aluminum-induced crystallization of amorphous silicon has been applied to fabricate TFTs with low-resistance self-aligned metal electrodes (SAMEs). While at least two masked implantation steps are typically used for constructing the doped source and drain regions of conventional n- and p-channel TFTs in a complementary metal-oxide-semiconductor circuit technology, it is currently demonstrated that complementary SAME poly-Si TFTs can be constructed using a combination of a masked and a blanket source and drain implantation steps. The decrease in mask count reduces process complexity and cost. Control of ion channeling is the enabling factor behind the successful demonstration of the technology.
Keywords :
MOSFET; electrodes; elemental semiconductors; masks; silicon; thin film transistors; Si; aluminum-induced crystallization; complementary metal-oxide-semiconductor circuit technology; complementary polycrystalline silicon thin-film transistors; conventional n-channel TFT; drain implantation step; low-resistance self-aligned metal electrode; mask-count technology; p-channel TFT; source-drain series resistance; Aluminum; complementary; metal source and drain; polycrystalline silicon (poly-Si); self-aligned electrodes; thin-film transistors (TFTs);
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2008.2007976