DocumentCode :
1044506
Title :
Analog Layout Generator for CMOS Circuits
Author :
Yilmaz, Ender ; DÜndar, GÜnhan
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ
Volume :
28
Issue :
1
fYear :
2009
Firstpage :
32
Lastpage :
45
Abstract :
In this paper, we present a new layout level automation tool for analog CMOS circuits, namely, analog layout generator (ALG). ALG is capable of generating individual or matched components as well as placement and routing. ALG takes performance considerations into account, optimizing the layout in each step. A distinguishing feature of the tool is primarily providing spectra of generation possibilities ranging from full custom to automatic generation. ALG is not only designed to work as a standalone tool but also implemented to be the final step of an analog automation flow. The flow supports circuit level specification in addition to layout level user specifications, so that it can be integrated into an analog automation system. Another feature of ALG is its interaction with a layout adviser tool, namely, YASA. YASA performs sensitivity simulations using a spicelike simulator providing sensitivities of performance parameters with respect to circuit parameters.
Keywords :
CMOS analogue integrated circuits; electronic design automation; integrated circuit layout; CMOS circuits; YASA tool; analog automation flow; analog layout generator; layout level automation tool; spicelike simulator; Analog circuits; CMOS analog integrated circuits; Circuit simulation; Computational modeling; Costs; Design automation; Design engineering; Process design; Routing; Time to market; Analog design automation; CMOS analog integrated circuits; automatic layout generation; computer-aided engineering; integrated circuit layout;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2008.2009137
Filename :
4723634
Link To Document :
بازگشت