DocumentCode :
1044678
Title :
An 8-bit 200-MSample/s Pipelined ADC With Mixed-Mode Front-End S/H Circuit
Author :
Jiang, Shan ; Do, Manh Anh ; Yeo, Kiat Seng ; Lim, Wei Meng
Author_Institution :
Center for Integrated Circuits & Syst., Nanyang Technol. Univ., Singapore
Volume :
55
Issue :
6
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
1430
Lastpage :
1440
Abstract :
This paper describes an 8-bit pipelined analog-to-digital converter (ADC) using a mixed-mode sample-and-hold (S/H) circuit at the front-end. The mixed-mode sampling technique reduces signal swings in pipelined ADCs while maintaining the signal-to-noise ratio. The reduction of signal swings relaxes the operational amplifier (opamp) gain, slew rate, bandwidth, and capacitor-matching requirements in pipelined ADCs. Due to the mixed-mode S/H technique, the single-stage opamps and small capacitor sizes can be used in this pipelined ADC, leading to a high speed and low-power consumption. Fabricated in a 0.18-mum CMOS process, the 8-bit pipelined ADC consumes 22 mW with 1.8-V supply voltage. When sampling at 200 MSample/s, the prototype ADC achieves 54-dB spurious free dynamic range and 45-dB signal-to-noise and distortion ratio. The measured integral nonlinearity and differential nonlinearity are 0.34 LSB and 0.3 LSB, respectively.
Keywords :
CMOS integrated circuits; analogue-digital conversion; capacitors; mixed analogue-digital integrated circuits; operational amplifiers; sample and hold circuits; CMOS process; bandwidth; capacitor-matching requirements; differential nonlinearity; distortion ratio; integral nonlinearity; low-power consumption; mixed-mode sample-and-hold circuit; mixed-mode sampling technique; operational amplifier gain; pipelined ADC; power 22 mW; signal swings; signal-to-noise ratio; size 0.18 mum; slew rate; small capacitor sizes; voltage 1.8 V; Analog-to-digital converters; Analog-to-digital converters (ADCs); digital receiver; high-speed; operational amplifier; operational amplifier (opamp); pipelined ADCs; sample-and-hold; sample-and-hold (S/H);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.916613
Filename :
4436203
Link To Document :
بازگشت