• DocumentCode
    1044697
  • Title

    A Systolic-Array Architecture for First-Order 3-D IIR Frequency-Planar Filters

  • Author

    Madanayake, H. L P Arjuna ; Bruton, Len T.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Calgary Univ., Calgary, AB
  • Volume
    55
  • Issue
    6
  • fYear
    2008
  • fDate
    7/1/2008 12:00:00 AM
  • Firstpage
    1546
  • Lastpage
    1559
  • Abstract
    A massively parallel systolic-array architecture is proposed for the implementation of real-time VLSI spatio-temporal 3-D IIR frequency-planar filters at a throughput of one-frame-per-clock-cycle (OFPCC). The architecture is based on a differential-form transfer function and is of low circuit complexity compared with the direct-form architecture. A 3-D look-ahead (LA) form of the transfer function is proposed for maximizing the speed of the implementation, which has a nonseparable 3-D transfer function. The systolic array enables real-time implementation of 3-D IIR frequency-planar filters at radio-frequency (RF) frame-rates and is therefore a suitable building block for 3-D IIR digital filters having beam- and cone-shaped passbands as required for smart-antenna-array beam-forming applications involving the broadband spatio-temporal filtering of plane-waves. The fixed-point systolic-array implementation have a throughput of OFPCC and the tested real-time prototype achieves frame (clock) sample frequencies of up to 90 MHz using one Xilinx Virtex-4 sx35-10ff668 FPGA device.
  • Keywords
    IIR filters; VLSI; adaptive antenna arrays; filtering theory; transfer functions; 3D transfer function; Xilinx Virtex-4 sx35-10ff668 FPGA device; broadband spatiotemporal filtering; circuit complexity; differential-form transfer function; direct-form architecture; first-order 3D IIR frequency-planar filters; fixed-point systolic-array implementation; look-ahead form; one-frame-per-clock-cycle; parallel systolic-array architecture; radiofrequency frame-rates; real-time VLSI spatio-temporal 3-D IIR; smart-antenna-array beam-forming applications; systolic-array architecture; transfer function; Digital filter; Frequency-planar; digital filter; frequency-planar; radio frequency; radio frequency (RF); sensor; smart antenna arrays; systolic array; systolic-array; wireless;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2008.916612
  • Filename
    4436205