Title :
Degradation of Memory Retention Characteristics in DRAM Chip by Si Thinning for 3-D Integration
Author :
Kangwook Lee ; Tanikawa, Seiya ; Murugesan, Mariappan ; Naganuma, H. ; Shimamoto, H. ; Fukushima, Tetsuya ; Tanaka, T. ; Koyanagi, Mitsumasa
Author_Institution :
New Ind. Creation Hatchery Center, Tohoku Univ., Sendai, Japan
Abstract :
The Young´s modulus (E) of Si substrate begin to noticeably decrease below 50-μm thickness. The Young´s modulus in 30-μm thick Si substrate decreased by 30% compared to the modulus of 50-μm thickness. In 30-μm thick Si substrate, the lattice structure of Si atom is highly distorted. Large distortion of the lattice structure induces the Young´s modulus reduction, consequently weakens the mechanical strength. A DRAM chip of 200-μm thickness is bonded to a Si interposer and thinned down to 50/40/30/20-μm thickness, respectively. The retention characteristics of DRAM cell are degraded depending on the decreasing of the chip thickness, especially dramatically degraded below 50-μm thickness. The retention time of DRAM cell in the 20- μm thick chip is shortened by ~ 40% compared to the 50-μm thick chip, regardless of the well structure (triple-well, twin-well). The distortion of the lattice structure in the thin chip effects carrier recombination rates, consequently a shortening retention time of DRAM cell.
Keywords :
DRAM chips; Young´s modulus; crystal structure; elemental semiconductors; ion recombination; silicon; 3D integration; DRAM chip; Si; Si interposer; Si substrate; Si thinning; Young´s modulus; carrier recombination rates; lattice structure; mechanical strength; memory retention characteristics; size 20 mum; size 200 mum; size 30 mum; 3-D DRAM; Si Young´s modulus; mechanical strength; retention time;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2013.2265336