DocumentCode :
104543
Title :
A 20b Clockless DAC With Sub-ppm INL, 7.5 nV/√Hz Noise and 0.05 ppm/°C Stability
Author :
McLachlan, R.C. ; Gillespie, A. ; Coln, M.C.W. ; Chisholm, D. ; Lee, D.T.
Author_Institution :
Analog Devices, Edinburgh, UK
Volume :
48
Issue :
12
fYear :
2013
fDate :
Dec. 2013
Firstpage :
3028
Lastpage :
3037
Abstract :
This paper presents a 20b clockless DAC designed for precision calibrated systems. The architecture is a 6b parallel resistor voltage divider with a 14b R-2R subDAC. This architecture is inherently good for noise and temperature stability. Major causes of nonlinearity are discussed. A single current-output calibration DAC corrects for both random resistor mismatch and systematic resistor nonlinearity. A force and sense switch topology overcomes INL from CMOS switch resistance. The DAC is implemented in a 0.6 μm 30 V BiCMOS process with 5 V CMOS devices and Si-Cr thin-film resistors. It achieves 0.33 ppm INL and 7.5 nV/√Hz noise with a ±10 V output span. It has 0.05 ppm/°C temperature stability and settles in 1 μs. Current consumption is 4.2 mA from 30 V supplies, excluding power required for external reference buffers.
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; digital-analogue conversion; network topology; noise; voltage dividers; BiCMOS process; CMOS switch resistance; clockless DAC; force switch topology; noise stability; parallel resistor voltage divider; precision calibrated systems; sense switch topology; temperature stability; Calibration; Force; Noise; Resistance; Resistors; Switches; Switching circuits; Accuracy; calibration; digital-analog conversion; linearity;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2278449
Filename :
6587828
Link To Document :
بازگشت