DocumentCode :
1045588
Title :
A Low Power and Small Area FFT Processor for OFDM Demodulator
Author :
Li, Xiaojin ; Lai, Zongsheng ; Cui, Jianmin
Author_Institution :
East China Normal Univ., Shanghai
Volume :
53
Issue :
2
fYear :
2007
fDate :
5/1/2007 12:00:00 AM
Firstpage :
274
Lastpage :
277
Abstract :
The FFT (fast Fourier transform) processor is the most speed and power consumption critical part in the orthogonal frequency division multiplexing (OFDM) communication system. In this paper, a low power consumption and small area FFT processor architecture suitable for OFDM demodulators is proposed. In order to meet the requirements of high-speed data throughput and low power and small area consumption, distributed memory architecture is developed to meet the requirement of non-stopping and high-speed data throughput. One clock-cycle mixed radix-2/4 butterfly architecture is proposed for OFDM. Meanwhile, due to the two radix-2 and radix-4 butterflies share in the two complex multipliers, the FFT processor with the proposed radix-2/4 butterfly can make the 64% power consumption reduction and the 35% gate count reduction, respectively. Performance analysis shows that the proposed FFT architecture can meet the requirement of OFDM demodulators in DVB-T and other high speed wireless applications.
Keywords :
OFDM modulation; demodulators; digital video broadcasting; fast Fourier transforms; DVB-T; FFT processor; OFDM demodulator; clock-cycle mixed radix-2-4 butterfly architecture; distributed memory architecture; fast Fourier transform; orthogonal frequency division multiplexing communication system; Clocks; Demodulation; Digital video broadcasting; Energy consumption; Memory architecture; OFDM; Performance analysis; Pipeline processing; Throughput; Wireless LAN;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2007.381685
Filename :
4266898
Link To Document :
بازگشت