DocumentCode :
1046219
Title :
Efficient driving-capability programmable frequency divider with a wide division ratio range
Author :
Zhang, M. ; Islam, S.K. ; Haider, M.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Tennessee, Knoxville, TN
Volume :
1
Issue :
6
fYear :
2007
fDate :
12/1/2007 12:00:00 AM
Firstpage :
485
Lastpage :
493
Abstract :
A programmable frequency divider with close-to-50% output duty-cycle, with a wide division ratio range, is presented. The proposed divider has also provisions for binary division ratio controls, and has demonstrated operation at frequencies as high as 3.5 GHz. With the above features, the proposed divider can be used in phase-locked loops, and is capable of driving various clocked circuits, which need different clock frequencies. The proposed divider has division ratios from 8 to 510, but it can easily be extended to higher ranges by simply adding more divider stages. The divider circuit has been realised in a 0.18-mum RF CMOS process. Test results show that the output duty-cycle is 50% when the division ratio is an even number. For odd division ratios the worst-case duty-cycle is 44.4% when the division ratio is 9. The output duty-cycle becomes closer to 50% when the division ratio is an increasing odd number. For each division ratio, the output duty-cycle remains constant for different chips, with different input frequencies from gigahertz down to kilohertz ranges, and with different power supply voltages.
Keywords :
CMOS integrated circuits; MMIC; frequency dividers; phase locked loops; programmable circuits; RF CMOS process; binary division ratio controls; clocked circuits; output duty-cycle; phase-locked loops; programmable frequency divider;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds:20070150
Filename :
4437867
Link To Document :
بازگشت