Title :
MICRO: a new hybrid test data compression/decompression scheme
Author :
Sunghoon Chun ; Yongjoon Kim ; Jung-Been Im ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul
fDate :
6/1/2006 12:00:00 AM
Abstract :
To overcome the limitation of the automatic test equipment (ATE), test data compression/decompression schemes become a more important issue of testing for a system-on-chip (SoC). In order to alleviate the limitation of previous works, a new hybrid test data compression/decompression scheme for an SoC is developed. The new scheme is based on analyzing the factors that influence test parameters: compression ratio and hardware overhead. To improve compression ratio, the proposed scheme, called the Modified Input reduction and CompRessing One block (MICRO), uses the modified input reduction, the one block compression, a novel mapping, and reordering algorithms. Unlike previous approaches using the cyclic scan register architecture, the proposed scheme is to compress original test data and to decompress the compressed test data without the cyclic scan register architecture. Therefore, the proposed scheme leads to high-compression ratio with low-hardware overhead. Experimental results on ISCAS ´89 and ITC ´99 benchmark circuits prove the efficiency of the new method
Keywords :
automatic test equipment; data compression; design for testability; system-on-chip; MICRO; automatic test equipment; compression ratio; design for testability; modified input reduction and compressing one block; system-on-chip test; test data compression; test data decompression; Automatic test equipment; Automatic testing; CMOS logic circuits; Circuit testing; Logic arrays; Random access memory; Solid state circuits; System testing; Test data compression; Very large scale integration; Design for testability; system-on-chip (SoC) test; test data compression; test data decompression;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2006.878227