Title :
The Invariance of Characteristic Current Densities in Nanoscale MOSFETs and Its Impact on Algorithmic Design Methodologies and Design Porting of Si(Ge) (Bi)CMOS High-Speed Building Blocks
Author :
Dickson, Timothy O. ; Yau, Kenneth H K ; Chalvatzis, Theodoros ; Mangan, Alain M. ; Laskin, Ekaterina ; Beerkens, Rudy ; Westergaard, Paul ; Tazlauanu, Mihai ; Yang, Ming-Ta ; Voinigescu, Sorin P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.
Abstract :
This paper provides evidence that, as a result of constant-field scaling, the peak fT (approx. 0.3 mA/mum), peak fMAX (approx. 0.2 mA/mum), and optimum noise figure NFMIN (approx. 0.15 mA/mum) current densities of Si and SOI n-channel MOSFETs are largely unchanged over technology nodes and foundries. It is demonstrated that the characteristic current densities also remain invariant for the most common circuit topologies such as MOSFET cascodes, MOS-SiGe HBT cascodes, current-mode logic (CML) gates, and nMOS transimpedance amplifiers (TIAs) with active pMOSFET loads. As a consequence, it is proposed that constant current-density biasing schemes be applied to MOSFET analog/mixed-signal/RF and high-speed digital circuit design. This will alleviate the problem of ever-diminishing effective gate voltages as CMOS is scaled below 90 nm, and will reduce the impact of statistical process variation, temperature and bias current variation on circuit performance. The second half of the paper illustrates that constant current-density biasing allows for the porting of SiGe BiCMOS cascode operational amplifiers, low-noise CMOS TIAs, and MOS-CML and BiCMOS-CML logic gates and output drivers between technology nodes and foundries, and even from bulk CMOS to SOI processes, with little or no redesign. Examples are provided of several record-setting circuits such as: 1) SiGe BiCMOS operational amplifiers with up to 37-GHz unity gain bandwidth; 2) a 2.5-V SiGe BiCMOS high-speed logic chip set consisting of 49-GHz retimer, 40-GHz TIAs, 80-GHz output driver with pre-emphasis and output swing control; and 3) 1-V 90-nm bulk and SOI CMOS TIAs with over 26-GHz bandwidth, less than 8-dB noise figure and operating at data rates up to 38.8 Gb/s. Such building blocks are required for the next generation of low-power 40-80 Gb/s wireline transceivers
Keywords :
BiCMOS logic circuits; Ge-Si alloys; MOS logic circuits; current density; current-mode logic; driver circuits; logic gates; low noise amplifiers; nanoelectronics; operational amplifiers; silicon; silicon-on-insulator; 1 V; 2.5 V; 40 GHz; 40 to 80 Gbit/s; 49 GHz; 80 GHz; 90 nm; BiCMOS high-speed logic chip set; BiCMOS operational amplifiers; BiCMOS-CML logic gates; MOS-CML; SOI CMOS TIA; SOI n-channel MOSFET; SOI processes; SiGe; algorithmic design methodologies; bias current variation; cascode operational amplifiers; characteristic current densities; circuit topology; constant current-density biasing schemes; constant-field scaling; high-speed building blocks; high-speed digital circuit design; low-noise CMOS TIA; nanoscale MOSFET; optimum noise figure; output drivers; output swing control; statistical process variation; temperature variation; unity gain bandwidth; Algorithm design and analysis; BiCMOS integrated circuits; CMOS logic circuits; CMOS process; Current density; Design methodology; Germanium silicon alloys; MOSFETs; Noise figure; Silicon germanium; Characteristic current densities; MOS-CML; SOI; SiGe BiCMOS; low-noise transimpedance amplifiers; nanoscale CMOS; noise figure; operational amplifiers; output drivers; wave-shape control;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.875301