• DocumentCode
    105052
  • Title

    1-5.6 Gb/s CMOS clock and data recovery IC with a static phase offset compensated linear phase detector

  • Author

    Sangjin Byun ; Chung Hwan Son ; Jongil Hwang ; Byung-Hun Min ; Mun-Yang Park ; Hyun-Kyu Yu

  • Author_Institution
    Dept. of Electron. Eng., Dongguk Univ., Seoul, South Korea
  • Volume
    7
  • Issue
    3
  • fYear
    2013
  • fDate
    May-13
  • Firstpage
    159
  • Lastpage
    168
  • Abstract
    This study presents a 1-5.6 Gb/s CMOS clock and data recovery (CDR) integrated circuit (IC) implemented in a 0.13 μm CMOS process. The CDR uses a half-rate linear phase detector (PD) of which static phase offset is compensated by an additional binary PD and a digital charge pump (CP) calibration block. During initialisation, the static phase offset is detected by the binary PD and the CP current is controlled accordingly to compensate the static phase offset. Also, the architecture of this CDR IC is designed for a clock embedded serial data interface which transfers CDR training clock patterns before normal random data signals. The implemented IC consumes 16-22 mA from a 1.2 V core supply for data rates of 1-5.6 Gb/s and 20 mA from a 3.3 V I/O supply for two preamplifiers and low-voltage differential signalling drivers. When the 231-1 pseudorandom binary sequence is used, the measured bit-error rate is better than 10-12 and the jitter tolerance is 0.3UIpp. The recovered clock jitter is 21.6 and 4.2 psrms for 1 and 5.6 Gb/s data rates, respectively.
  • Keywords
    CMOS integrated circuits; binary sequences; calibration; charge pump circuits; clock and data recovery circuits; phase detectors; preamplifiers; random sequences; CDR; CMOS clock and data recovery IC; CP calibration block; CP current; bit rate 1 Gbit/s to 5.6 Gbit/s; bit-error rate; clock embedded serial data interface; clock jitter; current 16 mA to 22 mA; digital charge pump calibration block; half-rate linear phase detector; low-voltage differential signaling drivers; preamplifiers; pseudorandom binary sequence; random data signals; size 0.13 mum; static phase offset compensated linear phase detector; time 21.6 ps; time 4.2 ps; voltage 1.2 V; voltage 3.3 V;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices & Systems, IET
  • Publisher
    iet
  • ISSN
    1751-858X
  • Type

    jour

  • DOI
    10.1049/iet-cds.2013.0023
  • Filename
    6531699