Title :
A Versatile 90-nm CMOS Charge-Pump PLL for SerDes Transmitter Clocking
Author :
Loke, Alvin L S ; Barnes, Robert K. ; Wee, Tin Tin ; Oshima, Michael M. ; Moore, Charles E. ; Kennedy, Ronald R. ; Gilsdorf, Michael J.
Author_Institution :
Enterprise ASIC Lab. of Avago Technol., Fort Collins, CO
Abstract :
This paper presents a low-jitter charge-pump phase-locked loop (PLL) built in standard 90-nm CMOS for 1 to 10 Gb/s wireline SerDes transmitter clocking. The PLL employs a programmable dual-path loop filter with integral path and resistorless sample-reset proportional path that are independently controlled for flexible setting of closed-loop bandwidth and peaking. Frequency is synthesized by a digitally calibrated LC-VCO achieving 45% calibration tuning range with inversion-mode nMOS varactors and area-efficient helical inductors. Following calibration, 4.8% hold range compensates for VCO sensitivity to supply voltage and temperature drift. The PLL exhibits 0.81 ps rms jitter at 10 Gb/s. Critical for ASICs integrating noisy digital cores and multiple SerDes channels, design considerations to minimize jitter induced by supply noise are described. Deep-submicron CMOS effects on design are also examined to improve manufacturability and performance
Keywords :
CMOS integrated circuits; calibration; frequency synthesizers; inductors; phase locked loops; programmable filters; radio transmitters; varactors; voltage-controlled oscillators; 0.81 ps; 1 to 10 Gbit/s; 90 nm; ASIC; CMOS charge-pump PLL; LC-VCO; SerDes transmitter clocking; calibration tuning range; closed-loop bandwidth; deep-submicron CMOS effects; helical inductors; integral path; low-jitter charge-pump phase-locked loop; nMOS varactors; programmable dual-path loop filter; resistorless sample-reset proportional path; Bandwidth; Calibration; Charge pumps; Clocks; Filters; Jitter; Phase locked loops; Pi control; Proportional control; Transmitters; CMOS integrated circuits; dual-path loop filter; frequency synthesizers; jitter; phase-locked loops; serial links; temperature sensitivity; voltage-controlled oscillators;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.875289