DocumentCode
1050802
Title
EMI-Resistant CMOS Differential Input Stages
Author
Redouté, Jean-Michel ; Steyaert, Michiel S J
Author_Institution
Dept. of Electrotech. Eng., Katholieke Univ. Leuven, Leuven, Belgium
Volume
57
Issue
2
fYear
2010
Firstpage
323
Lastpage
331
Abstract
This paper studies and compares the performances of CMOS differential input stages with a high degree of immunity against electromagnetic interferences (EMIs) and introduces a source-buffered differential pair which is very resistant to EMI coupled at its inputs. The EMI behavior of this source-buffered differential-pair topology has been evaluated with a test chip: When injecting an EMI signal of 750 mV rms at the input terminals, the measured maximal EMI-induced input offset voltage corresponds to 116 mV for the source-buffered topology compared with 610 mV for the classic differential pair, which constitutes a major improvement.
Keywords
CMOS analogue integrated circuits; electromagnetic compatibility; electromagnetic interference; EMI behavior; EMI-induced input offset voltage; EMI-resistant CMOS differential input stages; electromagnetic interferences; source-buffered differential-pair topology; source-buffered topology; test chip; voltage 116 mV; voltage 610 mV; CMOS analog integrated circuits; differential pairs; electromagnetic compatibility; electromagnetic interference;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2009.2023836
Filename
5061545
Link To Document