Title :
Implementation of an 8-Core, 64-Thread, Power-Efficient SPARC Server on a Chip
Author :
Nawathe, Umesh Gajanan ; Hassan, Mahmudul ; Yen, King C. ; Kumar, Ashok ; Ramachandran, Aparna ; Greenhill, David
Author_Institution :
Sun Microsyst., Santa Clara
Abstract :
The second in the Niagara series of processors (Niagara2) from Sun Microsystems is based on the power-efficient chip multi-threading (CMT) architecture optimized for Space, Watts (Power), and Performance (SWaP) [SWap Rating = Performance/(Space * Power) ]. It doubles the throughput performance and performance/watt, and provides >10times improvement in floating point throughput performance as compared to UltraSPARC T1 (Niagara1). There are two 10 Gb Ethernet ports on chip. Niagara2 has eight SPARC cores, each supporting concurrent execution of eight threads for 64 threads total. Each SPARC core has a floating point and graphics unit and an advanced cryptographic unit which provides high enough bandwidth to run the two 10 Gb Ethernet ports encrypted at wire speeds. There is a 4 MB Level2 cache on chip. Each of the four on-chip memory controllers controls two FBDIMM channels. Niagara2 has 503 million transistors on a 342 mm2 die packaged in a flip-chip glass ceramic package with 1831 pins. The chip is built in Texas Instruments´ 65 nm 11LM triple-Vt CMOS process. It operates at 1.4 GHz at 1.1 V and consumes 84 W.
Keywords :
CMOS integrated circuits; microprocessor chips; multi-threading; system-on-chip; Ethernet ports; Level2 cache on chip; Niagara series; Niagara2; SWap rating; Sun Microsystems; Texas Instruments; chip multi-threading architecture; cryptographic unit; flip-chip glass ceramic package; floating point throughput performance; frequency 1.4 GHz; graphics unit; on-chip memory controllers; power 84 W; power-efficient SPARC server; triple-Vt CMOS process; voltage 1.1 V; Bandwidth; Cryptography; Ethernet networks; Graphics; Packaging; Throughput; Chip multi-threading (CMT); Niagara series of processors; SPARC architecture; SerDes; UltraSPARC T2; clocking; computer architecture; cryptography; low power; microprocessor; multi-core; multi-threaded; power efficient; power management; synchronous and asynchronous clock domains; system on a chip (SoC); throughput computing;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2007.910967