DocumentCode :
1052914
Title :
Binary-coded decimal digit multipliers
Author :
Jaberipur, G. ; Kaivani, A.
Author_Institution :
Shahid Beheshti Univ., Tehran
Volume :
1
Issue :
4
fYear :
2007
fDate :
7/1/2007 12:00:00 AM
Firstpage :
377
Lastpage :
381
Abstract :
With the growing popularity of decimal computer arithmetic in scientific, commercial, financial and Internet-based applications, hardware realisation of decimal arithmetic algorithms is gaining more importance. Hardware decimal arithmetic units now serve as an integral part of some recently commercialised general purpose processors, where complex decimal arithmetic operations, such as multiplication, have been realised by rather slow iterative hardware algorithms. However, with the rapid advances in very large scale integration (VLSI) technology, semi- and fully parallel hardware decimal multiplication units are expected to evolve soon. The dominant representation for decimal digits is the binary-coded decimal (BCD) encoding. The BCD-digit multiplier can serve as the key building block of a decimal multiplier, irrespective of the degree of parallelism. A BCD-digit multiplier produces a two-BCD digit product from two input BCD digits. We provide a novel design for the latter, showing some advantages in BCD multiplier implementations.
Keywords :
binary codes; digital arithmetic; binary-coded decimal digit multiplier; decimal computer arithmetic; very large scale integration technology;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20060160
Filename :
4271381
Link To Document :
بازگشت