Title :
Algorithms for technology mapping based on binary decision diagrams and on Boolean operations
Author :
Mailhot, Frédéric ; Di Micheli, G.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fDate :
5/1/1993 12:00:00 AM
Abstract :
Algorithms and a computer-aided design tool, called Ceres, for technology mapping of both completely specified and incompletely specified logic networks are introduced. The algorithms are based on Boolean techniques for matching, i.e., for the recognition of the equivalence between a portion of a network and library cells. A novel matching algorithm, using ordered binary decision diagrams, is described. It exploits the notion of symmetry to achieve higher computational efficiency. A matching technique that takes advantage of don´t-care conditions by means of a compatibility graph is also described. A strategy for timing-driven technology mapping, based on iterative improvement, is presented. Experimental results indicate that these techniques generate good-quality solutions and require short run times and limited memory space
Keywords :
Boolean functions; logic CAD; Boolean operations; CAD tool; Ceres; binary decision diagrams; compatibility graph; computer-aided design; don´t-care conditions; logic networks; matching algorithm; technology mapping; timing-driven mapping; Algorithm design and analysis; Boolean functions; Circuit synthesis; Computer networks; Data structures; Integrated circuit interconnections; Libraries; Logic circuits; Logic functions; Space technology;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on