DocumentCode :
1055178
Title :
A single chip video signal processing architecture for image processing, coding, and computer vision
Author :
Goodenough, John ; Meacham, Richard J. ; Morris, Jonathan D. ; Seed, N. Luke ; Ivey, Peter A.
Author_Institution :
Dept. of Electron. & Electr. Eng., Sheffield Univ., UK
Volume :
5
Issue :
5
fYear :
1995
fDate :
10/1/1995 12:00:00 AM
Firstpage :
436
Lastpage :
445
Abstract :
A new VLSI (CMOS) architecture for an internally multiprocessing, single chip, SIMD-based video signal processor (VSP) is presented. The limitations of extended DSP architectures and conventional array processors are discussed in the context of image processing, coding and computer vision. How this gives rise to the architecture is described. Architectural flexibility is provided by the integration of a novel array-based processing core, together with a RISC processor, intelligent memory interface processor, and internal cache RAM. The array core architecture is a second generation, enhanced array whose key features are: 2 b datapath, dual processor mesh-connected array planes and combined SIMD/systolic functionality. The core is optimized for 2-D windowed operations, particularly 2-D multiply-accumulation and transforms. The device is expected to operate at 80 MHz on low voltage silicon and deliver real-time performance across a range of target applications
Keywords :
CMOS digital integrated circuits; VLSI; computer vision; digital signal processing chips; image coding; image processing; parallel architectures; random-access storage; reduced instruction set computing; video equipment; video signal processing; 2-D multiply-accumulation; 2-D windowed operations; 2D transforms; 80 MHz; CMOS; DSP architectures; RISC processor; array processors; array-based processing core; computer vision; datapath; dual processor mesh-connected array planes; image coding; image processing; intelligent memory interface processor; internal cache RAM; low voltage silicon; real-time performance; single chip video signal processing architecture; video signal processor; CMOS process; Computer architecture; Computer vision; Digital signal processing chips; Image coding; Image processing; Reduced instruction set computing; Signal processing; Very large scale integration; Video signal processing;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/76.473556
Filename :
473556
Link To Document :
بازگشت