DocumentCode :
1055297
Title :
An 8 Mb SRAM in 45 nm SOI Featuring a Two-Stage Sensing Scheme and Dynamic Power Management
Author :
Ramadurai, Vinod ; Pilo, Harold ; Andersen, John ; Braceras, Geordie ; Gabric, John ; Geise, Daniel ; Lamphier, Steven ; Tan, Yue
Author_Institution :
IBM Syst. & Technol. Group, Essex Junction, VT
Volume :
44
Issue :
1
fYear :
2009
Firstpage :
155
Lastpage :
162
Abstract :
This paper describes an 8 Mb SRAM test chip that has been designed and fabricated in a 45 nm Silicon-On-Insulator (SOI) CMOS technology. The test chip comprises of sixteen 512 kb instances and is designed for use as the principal compilable one-port embedded-SRAM block in a 45 nm ASIC library. Challenges associated with SRAM cell design in SOI are overcome and resulted in a cell size of 0.315 mum2 . The paper introduces two circuit techniques that address the AC and DC power consumption issues facing today´s embedded-SRAMs. The first technique addresses AC power dissipation by utilizing a two-stage, body-contacted sensing scheme that, among other improvements, achieves a 68% improvement in read power under constant voltage and frequency compared to the previous generation macro . The second technique addresses the DC power consumption by introducing a single-device, header based dynamic leakage suppression scheme that reduces total macro leakage power by 38% with no wake-up cycle requirements.
Keywords :
CMOS integrated circuits; SRAM chips; leakage currents; power consumption; silicon-on-insulator; 8 Mb SRAM test chip; AC power consumption; AC power dissipation; ASIC library; DC power consumption; body-contacted sensing; dynamic leakage suppression; dynamic power management; macroleakage power; silicon-on-insulator CMOS technology; size 45 nm; two-stage sensing; Application specific integrated circuits; CMOS technology; Energy consumption; Energy management; Libraries; Power dissipation; Random access memory; Silicon on insulator technology; Testing; Voltage; Low power; SOI; SRAM; memory; power gating;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.2006433
Filename :
4735569
Link To Document :
بازگشت