DocumentCode :
105534
Title :
A Fused Floating-Point Three-Term Adder
Author :
Jongwook Sohn ; Swartzlander, Earl E.
Author_Institution :
Intel Corp., Austin, TX, USA
Volume :
61
Issue :
10
fYear :
2014
fDate :
Oct. 2014
Firstpage :
2842
Lastpage :
2850
Abstract :
This paper presents improved architectures for a fused floating-point three-term adder. The fused floating-point three-term adder performs two additions in a single unit to achieve better performance and better accuracy compared to a network of traditional floating-point two-term adders, which is referred to as a discrete design. In order to further improve the performance of the three-term adder, several optimization techniques are applied including a new exponent compare and significand alignment, dual-reduction, early normalization, three-input leading zero anticipation, compound addition/rounding and pipelining. The proposed design is implemented for both single and double precision and synthesized with a 45 nm CMOS standard-cell library. The improved fused floating-point three-term adder reduces the area and power consumption by about 20% and reduces the latency by about 35% compared to a discrete floating-point three-term adder. Based on the data flow analysis, the proposed three-term adder can be split into three pipeline stages. Since the latencies of three pipeline stages are fairly well balanced, the throughput is increased to 2.7 times that of the non-pipelined design.
Keywords :
CMOS logic circuits; adders; data flow analysis; floating point arithmetic; optimisation; pipeline arithmetic; CMOS standard-cell library; compound addition/rounding; data flow analysis; discrete design; dual-reduction; early normalization; exponent compare; fused floating-point three-term adder; optimization technique; pipeline stage; pipelining; power consumption; significand alignment; size 45 nm; three-input leading zero anticipation; Accuracy; Adders; Delays; Optimization; Pipeline processing; Power demand; Vectors; Floating-point arithmetic; fused floating-point operations; high speed computer arithmetic; three-term adder;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2333680
Filename :
6862076
Link To Document :
بازگشت