DocumentCode :
1056332
Title :
VLSI Node Processor Architecture for Ethernet
Author :
Taylor, Dale ; Oster, David L. ; Green, Larry
Author_Institution :
Communication Machinery Corporation, Santa Barbara, CA
Volume :
1
Issue :
5
fYear :
1983
fDate :
11/1/1983 12:00:00 AM
Firstpage :
733
Lastpage :
739
Abstract :
The VLSI Ethernet controller chips are discussed from a designer\´s viewpoint. Their method of operation is explained and design tradeoffs are presented with concentration placed on memory response requirements, memory location options relative to the VLSI devices, and the effects of FIFO depth on performance. A "common sense" architecture for an Ethernet node processor with application to many classes of Ethernet nodes is suggested to conclude the paper.
Keywords :
Control systems; LANs; Local-area network (LAN); VLSI; Very large-scale integration (VLSI); Buffer storage; Character generation; Ethernet networks; File servers; Graphics; Open systems; Physical layer; Printers; Very large scale integration; Video compression;
fLanguage :
English
Journal_Title :
Selected Areas in Communications, IEEE Journal on
Publisher :
ieee
ISSN :
0733-8716
Type :
jour
DOI :
10.1109/JSAC.1983.1145988
Filename :
1145988
Link To Document :
بازگشت