DocumentCode :
1056720
Title :
Performance Analysis of a Packet Switch Based on Single-Buffered Banyan Network
Author :
Jenq, Yih-Chyun
Author_Institution :
Bell Labs., Holmdel, NJ
Volume :
1
Issue :
6
fYear :
1983
fDate :
12/1/1983 12:00:00 AM
Firstpage :
1014
Lastpage :
1021
Abstract :
Banyan networks are being proposed for interconnecting memory and processor modules in multiprocessor systems as well as for packet switching in communication networks. This paper describes an analysis of the performance of a packet switch based on a single-buffered Banyan network. A model of a single-buffered Banyan network provides results on the throughput, delay, and internal blocking. Results of this model are combined with models of the buffer controller (finite and infinite buffers). It is shown that for balanced loads, the switching delay is low for loads below maximum throughput (about 45 percent per input link) and the blocking at the input buffer controller is low for reasonable buffer sizes.
Keywords :
Communication systems performance; Packet switching; Communication networks; Communication switching; Communication system control; Delay; Multiprocessing systems; Packet switching; Performance analysis; Size control; Switches; Throughput;
fLanguage :
English
Journal_Title :
Selected Areas in Communications, IEEE Journal on
Publisher :
ieee
ISSN :
0733-8716
Type :
jour
DOI :
10.1109/JSAC.1983.1146023
Filename :
1146023
Link To Document :
بازگشت