Title :
In-situ phosphorous-doped VLPCVD polysilicon layers for polysilicon thin-film transistors
Author :
Sarret, M. ; Liba, A. ; Bonnaud, O. ; Le Bihan, F. ; Fortin, B. ; Pichon, L. ; Raoult, F.
Author_Institution :
Groupe de Microelectron. et Visualisation, Rennes I Univ., France
fDate :
2/1/1994 12:00:00 AM
Abstract :
Polysilicon devices on glass substrates for large-area applications, such as poly-Si thin-film transistors in active-matrix displays, need a complete low-temperature process, especially to fabricate the drain and source polysilicon layers as well as the active channel layer. For this purpose, we have developed a very low pressure chemical vapour deposition process allowing in-situ phosphorous doping. By varying total pressure and phosphine/silane ratio, we control the doping concentration level over a large range (1018 to 5×1020 cm-3). Depending on deposition conditions, films are first amorphous or partially crystallised. The films are then fully crystallised by a 12 h in-situ vacuum annealing at 600°C. They are physically and electrically characterised. It is observed that in the 30 to 90 pascal pressure range, the dopant activation rate, electrical carrier mobility, and conductivity of the layers are optimised whatever the doping level. First runs of low temperature processed TFTs involving in-situ highly doped source and drain layers have given promising results
Keywords :
CVD coatings; Hall effect; annealing; carrier mobility; chemical vapour deposition; elemental semiconductors; heavily doped semiconductors; insulated gate field effect transistors; phosphorus; semiconductor doping; semiconductor growth; silicon; thin film transistors; 12 hour; 30 to 90 pascal; 600 C; Si:P; VLPCVD polysilicon layers; active-matrix displays; chemical vapour deposition process; conductivity; dopant activation rate; doping concentration level; electrical carrier mobility; glass substrates; highly doped drain layers; highly doped source layers; in-situ P-doped polysilicon layers; large-area applications; low temperature processed TFTs; low-temperature process; poly-Si; polycrystalline Si; polysilicon thin-film transistors; vacuum annealing; very low pressure CVD;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19949827