Title :
CMOS Driver-Receiver Pair for Low-Swing Signaling for Low Energy On-Chip Interconnects
Author :
Montesdeoca, José C García ; Montiel-Nelson, Juan A. ; Nooshabadi, Saeid
Author_Institution :
Inst. for Appl. Microelectron., Univ. of Las Palmas de Gran Canada, Las Palmas de Gran Canaria
Abstract :
This paper describes the design of symmetric low-swing driver-receiver pairs (mj-sib) and (mj-db) for driving signals on the global interconnect lines. The proposed signaling schemes were implemented on 1.0 V 0.13-mum CMOS technology, for signal transmission along a wire-length of 10 mm and the extra fan-out load of 2.5 pF (on the wire). The mj-sib and mj-db schemes reduce delay by up to 47% and 38% and energy-delay product by up to 34% and 49%, respectively, when compared with other counterpart symmetric and asymmetric low-swing signaling schemes. The other key advantages of the proposed signaling schemes are that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. This paper also confirms the relative reliability benefits of the proposed signaling techniques through a signal-to-noise ratio (SNR) analysis.
Keywords :
CMOS digital integrated circuits; driver circuits; integrated circuit design; integrated circuit interconnections; integrated circuit reliability; low-power electronics; receivers; IC reliability; capacitance 2.5 pF; digital CMOS driver-receiver pair design; energy-delay product; low energy on-chip interconnect lines; low-swing signaling; power dissipation; size 0.13 micron; voltage 1 V; Bus drivers; bus receivers; digital CMOS; interconnect signaling; level converters; low energy; low-voltage; performance tradeoffs;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2008.2004549