DocumentCode :
1058382
Title :
A Discussion on SRAM Circuit Design Trend in Deeper Nanometer-Scale Technologies
Author :
Yamauchi, Hiroyuki
Author_Institution :
Fukuoka Inst. of Technol., Fukuoka, Japan
Volume :
18
Issue :
5
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
763
Lastpage :
774
Abstract :
This paper compares area scaling capabilities of many kinds of SRAM margin-assist solutions for VT variability issues, which are based on various efforts by not only the cell topology changes from 6T to 8T and 10T but also incorporation of multiple voltage supply for cell terminal biasing and timing sequence controls of read and write. The various SRAM solutions are analyzed in light of an impact on the required area overhead for each design solution given by ever-increasing VT random variation (??VT)> resulting in a slowdown in the SRAM scaling pace. In order to predict the area scaling trends among various SRAM solutions, two different ??VT-increasing scenarios of being pessimistic and optimistic are assumed, where o-vt becomes > 130 mV and suppressed to < 70 mV at the 15-nm process node, respectively. As a result, it has been shown that the 6T SRAM cell will be allowed long reign, even in the 15-nm process node, if ??VT can be suppressed to < 70 mV thanks to effective oxide thickness scaling for the low-standby-power process; otherwise, 10T and 8T with read-modify-write will be needed after ??VT becomes > 85 and 75 mV, respectively.
Keywords :
SRAM chips; integrated circuit design; integrated circuit reliability; nanotechnology; SRAM circuit design trend; SRAM scaling; area scaling; cell topology; deeper nanometer scale technology; voltage variability issue; Deeper nanometer scale; SRAM design solution; SRAM scaling; SRAM scaling trend;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2016205
Filename :
5067000
Link To Document :
بازگشت