DocumentCode :
1058749
Title :
Exploring the Design Space of Self-Regulating Power-Aware On/Off Interconnection Networks
Author :
Soteriou, Vassos ; Peh, Li-Shiuan
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ
Volume :
18
Issue :
3
fYear :
2007
fDate :
3/1/2007 12:00:00 AM
Firstpage :
393
Lastpage :
408
Abstract :
With power consumption becoming increasingly critical in interconnected systems, power-aware networks become part-and-parcel of many single-chip and multichip systems. As communication links consume significant power regardless of utilization, a mechanism to realize such power-aware networks is on/off links-network links that can be turned on/off as a function of traffic. In this paper, we investigate and propose self-regulating power-aware interconnection networks that turn their links on/off in response to bursts and dips in traffic in a distributed fashion. We explore the design space of such on/off networks, outlining a 5-step design methodology along with various building block solutions at each step that can be effectively assembled to develop various on/off network designs. We applied our methodology to the design of two classes of on/off networks with links that possess substantially different on/off delays, an on-chip network as well as a chip-to-chip network, and show that our designs are able to adapt dynamically to variations in network traffic. Three specific network designs are then constructed, presented, and evaluated. Our simulations show that link power consumption can be reduced by up to 54.4 percent, with a modest increase in network latency
Keywords :
low-power electronics; multiprocessor interconnection networks; network routing; network-on-chip; power aware computing; chip-to-chip network; communication link; design space exploration; multichip system; power consumption; self-regulating power-aware interconnection network; single-chip system; Assembly; Delay; Design methodology; Energy consumption; Interconnected systems; Multiprocessor interconnection networks; Network-on-a-chip; Space exploration; Telecommunication traffic; Traffic control; Interconnection networks; communication link.; low-power design; network topology; on/off mechanism; routing algorithm;
fLanguage :
English
Journal_Title :
Parallel and Distributed Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1045-9219
Type :
jour
DOI :
10.1109/TPDS.2007.43
Filename :
4079537
Link To Document :
بازگشت