Title :
Femtojoule high speed planar GaAs E-JFET logic
Author :
Zuleeg, Rainer ; Notthoff, Johannes K. ; Lehovec, Kurt
Author_Institution :
McDonnell Douglas Astronautics Company, Huntington Beach, CA
fDate :
6/1/1978 12:00:00 AM
Abstract :
An integrated inverter stage operating in the gigabit range at a static power dissipation of 100 µW was built for future use in LSI logic circuits. Planar gallium arsenide technology was employed using selective ion-implanted enhancement mode junction field-effect transistors (E-JFET) having 3-µm gate lengths. A nine-stage ring oscillator served as a test vehicle to assess the speed-power product for digital applications. A theoretical analysis shows the transistor operates during the switching transient in the saturation regime, notwithstanding steady-state operation in the linear regime. When the transistor is switched off, the transient response is governed by the load resistance and the input capacitance of the subsequent stage. Means of reducing the switching time by increasing the supply voltage, nonlinear load devices, an output buffer stage, and reduction of gate length and width are described. Directly coupled E-JFET logic does not require level shifting, and, therefore, offers advantages over depletion-mode gallium arsenide MESFET logic by reducing the number of circuit elements per gate. Projected gallium arsenide E-JFET LSI logic circuits will surpass silicon-based bipolar logic with respect to both speed and power, and n-channel silicon MOS logic with respect to speed.
Keywords :
Circuit testing; FETs; Gallium arsenide; Integrated circuit technology; Inverters; Large scale integration; Logic circuits; Logic devices; Power dissipation; Ring oscillators;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1978.19147