DocumentCode :
1060404
Title :
Design of an Interconnect Architecture and Signaling Technology for Parallelism in Communication
Author :
Kim, Jongsun ; Verbauwhede, Ingrid ; Chang, Mau-Chung Frank
Author_Institution :
California Univ., Los Angeles
Volume :
15
Issue :
8
fYear :
2007
Firstpage :
881
Lastpage :
894
Abstract :
The need for efficient interconnect architectures beyond the conventional time-division multiplexing (TDM) protocol-based interconnects has been brought on by the continued increase of required communication bandwidth and concurrency of small-scale digital systems. To improve the overall system performance without increasing communication resources and complexity, this paper presents a cost-effective interconnect architecture, communication protocol, and signaling technology that exploits parallelism in board-level communication, resulting in shorter latency and higher concurrency on a shared bus or link: the proposed source synchronous CDMA interconnect (SSCDMA-I) enables dual concurrent transactions on a single wire line as well as flexible input/output (I/O) reconfiguration. The SSCDMA-I utilizes 2-bit orthogonal CDMA coding and a variation of source synchronous clocking for multilevel superposition; a single 3-level SSCDMA-I line operates as if it consists of dual virtual time-multiplexed interconnects, which exploits communication parallelism with a reduced number of pins, wires, and complexity. The unique multiple access capability of the SSCDMA-I improves real-time communication between multiple semiconductor intellectual property (IP) blocks on a shared link or bus by reducing the bus contention interference from simultaneous traffic requests and by taking advantage of shorter request latency. The prototype transceiver chip is implemented in 0.18-m CMOS and the 10-cm test PC board system achieves an aggregate data rate of 2.5 Gb/s/pin between four off-chip (2Tx-to-2Rx) I/Os.
Keywords :
CMOS integrated circuits; clocks; code division multiple access; integrated circuit design; integrated circuit interconnections; microprocessor chips; protocols; time division multiplexing; CDMA coding; CMOS; communication bandwidth; communication parallelism; communication protocol; dual virtual time-multiplexed interconnects; flexible input/output reconfiguration; interchip communication; interconnect architecture; real-time communication; signaling technology; size 0.18 micron; small-scale digital system; source synchronous CDMA interconnect; source synchronous clocking; system performance; time-division multiplexing protocol-based interconnects; transceiver chip; Bandwidth; Code division multiplexing; Concurrent computing; Delay; Digital systems; Protocols; Signal design; System performance; Time division multiplexing; Wire; Bandwidth; bus; input/output (I/O) interface; inter-chip communication; interconnect; latency;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.900739
Filename :
4276781
Link To Document :
بازگشت