Title :
1 µm MOSFET VLSI technology: Part VI—Electron-beam lithography
Author :
Grobman, Warren D. ; Luhn, Hans E. ; Donohue, Thomas P. ; Speth, Albert J. ; Wilson, Alan ; Hatzakis, Michael ; Chang, T.H.P.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY
fDate :
4/1/1979 12:00:00 AM
Abstract :
This paper discusses the fabrication of 1 µm minimum linewidth FET polysilicon-gate devices and circuits. These were designed for the tight dimensional ground rules (resolution, linewidth control, and overlay) achievable using direct wafer write scanning electron-beam lithography with individual chip registration. The present work focuses on vector-scan electron-beam technology and processing, while other papers in this series discuss other aspects of the work. Different types of 1 µm MOSFET chips were written on 57 mm Si wafers using a totally automated electron-beam system which performs table stepping, registration to fiducial marks, and pattern writing in a vector scan mode (on an individual shape basis) with control of exposure dose for individual shapes. The pattern data were prepared by batch processing which includes proximity correction as well as sorting of shapes to achieve data compaction and minimal distance between shapes. A novel two-layer positive resist system has been developed to achieve reproducible liftoff profiles over topography and better linewidth control. The final results presented here demonstrate that there are no fundamental barriers to the extension of this work to small dimensions.
Keywords :
Automatic control; Control systems; FETs; Fabrication; Lithography; MOSFET circuits; Paper technology; Shape control; Very large scale integration; Writing;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1979.19435