Title :
Scaling I2L for VLSI
fDate :
4/1/1979 12:00:00 AM
Abstract :
Scaling integrated injection logic for high-density VLSI circuits is discussed. The basic principles governing the operation of an I2L device and the impact of specific process/design changes on performance are reviewed. A procedure for scaling I2L devices with geometries >1 µm is described and examples of scaled devices fabricated with e-beam slice writing techniques are given. It is shown that the I2L gate propagation delay can be scaled over the entire range of operating currents through a combination of scaling and sizing. The physical limitations that apply to submicron geometries are summarized and the performance attainable with a submicron device design is predicted.
Keywords :
Geometry; Laboratories; Lithography; Logic circuits; Logic devices; Process design; Propagation delay; Resists; Very large scale integration; Writing;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1979.19441