DocumentCode :
1063334
Title :
Device down scaling and expected circuit performance
Author :
Hart, Paul A H ; Hof, Toon Van´T ; Klaassen, Francois M.
Author_Institution :
Philips Research Laboratories, Eindhoven, The Netherlands
Volume :
26
Issue :
4
fYear :
1979
fDate :
4/1/1979 12:00:00 AM
Firstpage :
421
Lastpage :
429
Abstract :
Based on appropriate down scaling of devices and reasonable extrapolation of present technological possibilities, circuit performance of several LSI technologies has been calculated. From a set of impurity distributions, oxide thickness, etc., process parameters have been derived, which have been converted into transistor-model parameters for use in a circuit simulation program. Although for every technology a substantial improvement in performance is predicted, MOS appears to benefit most from scaling down. The speed of ED-MOS eventually rivals that of ECL and the speed-power product that of I2L. Below 1 µm gate width a delay time of 100 ps and a speed-power product of 20 fJ are possible. I2L is by far the slowest technology, but it has the best packing density. Current densities in MOS approach that of ECL.
Keywords :
Appropriate technology; Circuit optimization; Circuit simulation; Current density; Delay effects; Extrapolation; Impurities; Large scale integration; Lithography; Time of arrival estimation;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1979.19444
Filename :
1480022
Link To Document :
بازگشت