DocumentCode :
1063756
Title :
Diminished-one modulo 2n+1 adder design
Author :
Vergos, Haridimos T. ; Efstathiou, Costas ; Nikolos, Dimitris
Author_Institution :
Dept. of Comput. Eng. & Inf., Patras Univ., Greece
Volume :
51
Issue :
12
fYear :
2002
fDate :
12/1/2002 12:00:00 AM
Firstpage :
1389
Lastpage :
1399
Abstract :
This paper presents two new design methodologies for modulo 2n+1 addition in the diminished-one number system. The first design methodology leads to carry look-ahead, whereas the second to parallel-prefix adder implementations. VLSI realizations of the proposed circuits in a standard-cell technology are utilized for quantitative comparisons against the existing solutions. Our results indicate that the proposed carry look-ahead adders are area and time efficient for small values of n, while for the rest values of n the proposed parallel-prefix adders are considerably faster than any other already known in the open literature.
Keywords :
adders; carry logic; logic design; VLSI realizations; carry look-ahead; circuits; diminished-one modulo 2n+1 adder design; diminished-one number system; parallel-prefix adder implementations; quantitative comparisons; standard-cell technology; Added delay; Adders; CMOS technology; Circuits; Computer architecture; Concurrent computing; Cryptography; Design methodology; Digital arithmetic; Informatics;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2002.1146705
Filename :
1146705
Link To Document :
بازگشت