DocumentCode :
1064328
Title :
MOSFET´s with PolySilicon gates self-aligned to the field isolation and to the source and drain regions
Author :
Rideout, V. Leo ; Silvestri, Victor J.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY
Volume :
26
Issue :
7
fYear :
1979
fDate :
7/1/1979 12:00:00 AM
Firstpage :
1047
Lastpage :
1052
Abstract :
The fabrication procedure and device characteristics of MOSFET\´s having a unique gate electrode structure are described. The polysilicon gate electrode of the structure is self-aligned on its ends with respect to the conductive source and drain regions, and is also self-aligned on its sides with respect to the nonconductive field oxide isolation regions. This double self-alignment feature results in a polysilicon gate electrode area that matches the channel region of the FET. Another novel feature of this "recessed-gate" device is a self-registering electrical connection between the gate and the metallic interconnection pattern. Compared to MOSFET\´s fabricated using more conventional methods, smaller FET\´s with increased packing density result from this misregistration-tolerant contacting technique and the doubly self-aligned gate electrode structure. The new FET structure may be applied to various integrated circuits such as ROM\´s, PLA\´s, and dynamic RAM\´s. The use of a second layer of polysilicon and the addition of a fifth masking operation yields a dynamic RAM cell of small area with a diffused storage region.
Keywords :
Contacts; DRAM chips; Double-gate FETs; Electrodes; FET integrated circuits; Fabrication; Integrated circuit interconnections; Integrated circuit yield; Programmable logic arrays; Read only memory;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1979.19543
Filename :
1480121
Link To Document :
بازگشت