DocumentCode :
1065223
Title :
System-level yield optimisation using hierarchical-based design flow
Author :
Ali, S. ; Wilson, P.R. ; Wilcock, R.
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton
Volume :
45
Issue :
12
fYear :
2009
Firstpage :
605
Lastpage :
607
Abstract :
A new approach in hierarchical optimisation is presented, capable of optimising both the performance and yield of a system-level analogue circuit design. A behavioural model that combines the performance and variation from a Pareto-front is developed which can be used to optimise the system-level structure. The results have been verified with transistor-level simulations of a PLL and suggest that accurate performance and yield prediction can be achieved with the proposed design methodology.
Keywords :
Pareto optimisation; analogue circuits; circuit optimisation; network synthesis; phase locked loops; PLL; hierarchical-based design flow; phase locked loops; system-level analogue circuit design; system-level yield optimisation; transistor-level simulation;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2009.0393
Filename :
5069764
Link To Document :
بازگشت