DocumentCode
1065228
Title
New degree computationless modified euclid algorithm and architecture for Reed-Solomon decoder
Author
Baek, Jae H. ; Sunwoo, Myung H.
Author_Institution
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon
Volume
14
Issue
8
fYear
2006
Firstpage
915
Lastpage
920
Abstract
This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t+2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-mum Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21 760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders
Keywords
CMOS digital integrated circuits; Reed-Solomon codes; VLSI; circuit complexity; logic design; systolic arrays; 0.25 micron; 200 MHz; CMOS standard cell library; Reed-Solomon decoder; VLSI design; comparison circuits; degree computation circuit; degree computationless modified Euclid algorithm; forward error control; hardware complexity; processing element; systolic array; Circuits; Clocks; Computer architecture; Decoding; Delay; Equations; Hardware; Reed-Solomon codes; Scalability; Systolic arrays; Degree computation circuit; Reed–Solomon (RS) codes; VLSI design; forward error control; low hardware complexity; short latency; systolic array;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2006.878484
Filename
1664912
Link To Document