DocumentCode
1065244
Title
Chip-level charged-device modeling and simulation in CMOS integrated circuits
Author
Lee, Jaesik ; Kim, Ki-Wook ; Huh, Yoonjong ; Bendix, Peter ; Kang, Sung-Mo
Author_Institution
Electr. & Comput. Eng. Dept., Univ. of Illinois, Urbana, IL, USA
Volume
22
Issue
1
fYear
2003
fDate
1/1/2003 12:00:00 AM
Firstpage
67
Lastpage
81
Abstract
Electrostatic discharge (ESD) accounts for over 30% of chip failure which occurred during chip manufacturing. Inadvertent touching by human body or contact with assembler tray can lead to such ESD failures. The most dominant ESD model is the charged-device model (CDM) wherein energy-destructive failure is incorporated resulting from rapid inflow, or outflow, of high current. Conventional modeling and simulations of the CDM are engineered to describe the behavior of ESD protection circuits, hence have a limitation to account for chip-level charge transfer. This paper presents a new methodology to simulate CDM behavior at chip level. A hierarchical approach associated with a CDM macromodel is developed to model a full-chip structure comprised of several functional subsystems and multiple power supplies. Full-chip CDM simulation provides the analysis of chip-level discharge paths and failure mechanisms, especially focusing on the gate oxide reliability. The proposed method can easily be applied to the CDM failure analysis of any product ICs in the early design stage. As an example, simulation results of a mixed-signal application-specific integrated circuit processed in a 0.25-μm CMOS technology show high correlation with the measurement data.
Keywords
CMOS integrated circuits; circuit simulation; electrostatic discharge; equivalent circuits; failure analysis; integrated circuit modelling; integrated circuit reliability; mixed analogue-digital integrated circuits; protection; 0.25 micron; CDM macromodel; CMOS ASIC; CMOS ICs; ESD failures; active devices; application-specific IC; charge-driven behavior; charged-device model; chip-level charge transfer; chip-level charged-device modeling; chip-level charged-device simulation; chip-level discharge paths; chip-level failure mechanisms; electrostatic discharge; energy-destructive failure; failure analysis; gate oxide reliability; mixed-signal ASIC; parasitic elements; subsystem boundary; Biological system modeling; CMOS integrated circuits; CMOS technology; Circuit simulation; Electrostatic discharge; Failure analysis; Humans; Integrated circuit modeling; Manufacturing; Semiconductor device modeling;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2002.805720
Filename
1158254
Link To Document