DocumentCode
1065272
Title
Real-time application to multiprocessor-system-on-chip mapping strategy for system-level design tool
Author
Jia, Z.J. ; Bautista, T. ; Nunez, A.
Author_Institution
Res. Inst. for Appl. Microelectron., Univ. of Las Palmas de Gran Canaria, Las Palmas
Volume
45
Issue
12
fYear
2009
Abstract
A new static mapping technique is presented that can be integrated in a system-level design tool for modelling and simulating real-time applications onto an embedded multiprocessor system. The results of preliminary experiments indicate that the proposed two-phase mapping approach can achieve a good trade-off between the efficiency in resource usage and processor load balancing, as well as the minimisation of the inter-processor communication cost.
Keywords
embedded systems; logic design; microprocessor chips; minimisation; resource allocation; system-on-chip; embedded multiprocessor system; inter-processor communication cost; minimisation; multiprocessor-system-on-chip mapping strategy; processor load balancing; real-time applications; resource usage; static mapping technique; system-level design tool; two-phase mapping approach;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el.2009.0952
Filename
5069769
Link To Document