DocumentCode :
1065736
Title :
Behavioral Synthesis of Asynchronous Circuits Using Syntax Directed Translation as Backend
Author :
Nielsen, Sune Fallgaard ; Sparsø, Jens ; Madsen, Jan
Author_Institution :
Dept. of Inf. & Math. Modelling, Tech. Univ. of Denmark, Lyngby
Volume :
17
Issue :
2
fYear :
2009
Firstpage :
248
Lastpage :
261
Abstract :
The current state-of-the art in high-level synthesis of asynchronous circuits is syntax directed translation, which performs a one-to-one mapping of an HDL-description into a corresponding circuit. This paper presents a method for behavioral synthesis of asynchronous circuits which builds on top of syntax directed translation, and which allows the designer to perform automatic design space exploration guided by area or speed constraints. This paper presents an asynchronous implementation template consisting of a data-path and a control unit and its implementation using the asynchronous hardware description language Balsa. This ldquoconventionalrdquo template architecture allows us to adapt traditional synchronous synthesis techniques for resource sharing, scheduling, binding, etc., to the domain of asynchronous circuits. A prototype tool has been implemented on top of the Balsa framework, and the method is illustrated through the implementation of a set of example circuits. The main contributions of this paper are the fundamental idea, the template architecture and its implementation using asynchronous handshake components, and the implementation of a prototype tool.
Keywords :
asynchronous circuits; high level synthesis; asynchronous circuits; asynchronous hardware description; asynchronous implementation template; control unit; data-path; high-level synthesis; syntax directed translation; Art; Asynchronous circuits; Automatic control; Circuit synthesis; Hardware design languages; High level synthesis; Job shop scheduling; Prototypes; Resource management; Space exploration; Asynchronous circuits; behavioral synthesis;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2005285
Filename :
4749364
Link To Document :
بازگشت