Title :
Verifying RLC Power Grids With Transient Current Constraints
Author :
Xuanxing Xiong ; Jia Wang
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
Abstract :
Vectorless power grid verification is a powerful method that evaluates worst-case voltage noises without detailed current waveforms using optimization techniques. It is extremely challenging when considering RLC power grids because inductors are difficult to tackle and multiple time steps should be evaluated after the discretization of the system equation. In this paper, we study integrated RLC power grids with both VDD and GND networks, and introduce transient constraints to restrict the waveform of each current source for sign-off verification. We rigorously prove that the vectorless verification can be decomposed into two subproblems-the well-studied power grid transient analysis problem and a linear programming (LP) problem that optimizes an affine function of currents under current constraints-and propose to verify the power grid by transient simulation and noise optimization. A variable reduction algorithm is further proposed to generate reduced-size LP problems with a user-specified error tolerance, so that the conservative bounds of voltage noises can be computed efficiently. Experimental results show that the proposed algorithm achieves significant speedup (e.g., up to more than 100× with 5 mV error) over the standard LP solver in solving the LP problems, and the proposed transient constraints make the noise estimations more realistic.
Keywords :
RLC circuits; circuit noise; circuit optimisation; linear programming; power grids; transient analysis; GND networks; VDD networks; current constraints; inductors; integrated RLC power grids; linear programming problem; noise estimations; noise optimization techniques; power grid transient analysis problem; reduced-size LP problems; sign-off verification; system equation discretization; transient current constraints; user-specified error tolerance; variable reduction algorithm; vectorless power grid verification; voltage noises; worst-case voltage noise evaluation; Computational modeling; Integrated circuit modeling; Noise; Optimization; Power grids; RLC circuits; Transient analysis; Current constraint; power grid; vectorless verification; voltage drop;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2013.2248032