DocumentCode :
1066779
Title :
Accelerated Simulation Technique for Low Bit Error Probability Estimation of Rapid Single Flux Quantum Logic Cells
Author :
Hardie, Graham Lyall ; Perold, Willem Jacobus
Author_Institution :
Univ. of Stellenbosch, Stellenbosch
Volume :
17
Issue :
2
fYear :
2007
fDate :
6/1/2007 12:00:00 AM
Firstpage :
542
Lastpage :
545
Abstract :
The elevated operating temperatures of high-Tc superconductor (HTS) rapid single flux quantum (RSFQ) logic cells lead to higher thermal noise and this can be a major limiting factor in the development of working circuits of this kind. Determining the thermally induced bit error probability (BEP) of a circuit is therefore extremely important. If the BEP of a circuit is high enough it can be directly measured by running a circuit simulation over many clock cycles and counting the faulty bits. However, the BEP´s required are very low and these simulations take enormous amounts of time. We propose a general method that can be applied to any circuit, to quickly and easily determine its BEP, without requiring the identification of any specific error-prone junctions or the understanding, application and solving of any complicated and computationally intensive mathematical formulas. By varying the temperature that a circuit is simulated at, the amount of noise introduced into the system can be controlled: the higher the temperature, the more noise introduced, and the higher the observed BEP. The BEP is measured at various higher-than-normal temperatures where it can be measured quickly and relatively accurately, and a parametric model is then fitted to the data collected that describes the BEP as a function of temperature. Extrapolation of this model estimates the BEP at the required operating temperature.
Keywords :
circuit simulation; logic circuits; statistical distributions; thermal noise; accelerated simulation; circuit simulation; error-prone junctions; high-Tc superconductor; low bit error probability estimation; mathematical formulas; operating temperatures; rapid single flux quantum logic cells; thermal noise; working circuits; Acceleration; Circuit noise; Circuit simulation; Computational modeling; Error probability; Estimation error; High temperature superconductors; Logic circuits; Superconducting device noise; Thermal factors; Bit error probability estimation; RSFQ; error analysis; high-temperature superconductors;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2007.898611
Filename :
4277433
Link To Document :
بازگشت