DocumentCode :
1066914
Title :
A new successive approximation architecture for low-power low-cost CMOS A/D converter
Author :
Lin, Chi-Sheng ; Liu, Bin-Da
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
38
Issue :
1
fYear :
2003
fDate :
1/1/2003 12:00:00 AM
Firstpage :
54
Lastpage :
62
Abstract :
A new 6-bit 250 MS/s analog-to-digital converter (ADC) is proposed for low-power low-cost CMOS integrated systems. This design is based on an improved successive approximation ADC with a mixed-mode subtracter that minimizes the overall power consumption and system complexity. The experimental results indicate that this ADC works up to 250 MS/s with power consumption less than 30 mW at 3.3 V. Moreover, the operating voltage is scaled down to 0.8 V using a slight adjustment. The ADC occupies only 0.1 mm2 with the TSMC 0.35-μm single poly quadruple metal (SPQM) CMOS technology. This design is suitable for standard CMOS technology with low-power low-cost VLSI implementation. It is well applied when embedded into system-on-chip (SoC) circuit designs.
Keywords :
CMOS integrated circuits; VLSI; analogue-digital conversion; low-power electronics; 0.35 micron; 0.8 V; 3.3 V; 30 mW; 6 bit; SoC circuit designs; VLSI implementation; analog-to-digital converter; low-cost ADC; low-power ADC; mixed-mode subtracter; single poly quadruple metal CMOS technology; successive approximation architecture; system-on-chip circuit designs; Analog-digital conversion; CMOS analog integrated circuits; CMOS technology; Circuit synthesis; Energy consumption; Hardware; Integrated circuit technology; Low voltage; System-on-a-chip; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.806257
Filename :
1158781
Link To Document :
بازگشت