DocumentCode :
1068598
Title :
A systolic architecture for modulo multiplication
Author :
Elleithy, Khaled M. ; Bayoumi, Magdy A.
Author_Institution :
Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
Volume :
42
Issue :
11
fYear :
1995
fDate :
11/1/1995 12:00:00 AM
Firstpage :
725
Lastpage :
729
Abstract :
With the current advances in VLSI technology, traditional algorithms for Residue Number System (RNS) based architectures should be reevaluated to explore the new technology dimensions. In this brief, we introduce A θ(log n) algorithm for large moduli multiplication for RNS based architectures. A systolic array has been designed to perform the modulo multiplication algorithm. The proposed modulo multiplier is much faster than previously proposed multipliers and more area efficient. The implementation of this multiplier is modular and is based on using simple cells which leads to efficient VLSI realization. A VLSI implementation using 3 micron CMOS technology shows that a pipelined n-bit module multiplication scheme can operate with a throughput of 30 M operation per second
Keywords :
CMOS digital integrated circuits; VLSI; multiplying circuits; pipeline arithmetic; residue number systems; systolic arrays; 3 micron; CMOS technology; RNS based architectures; VLSI; area efficiency; large moduli multiplication; modulo multiplication; pipelined n-bit module multiplication scheme; residue number system; systolic architecture; Acceleration; Adders; Algorithm design and analysis; CMOS technology; Digital arithmetic; Minerals; Petroleum; Systolic arrays; Throughput; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.475251
Filename :
475251
Link To Document :
بازگشت