DocumentCode :
1068638
Title :
A vertical-junction field-effect transistor
Author :
Mayer, Donald C. ; Masnari, Nino A. ; Lomax, Ronald J.
Author_Institution :
Hughes Research Laboratories, Malibu, CA, USA
Volume :
27
Issue :
5
fYear :
1980
fDate :
5/1/1980 12:00:00 AM
Firstpage :
956
Lastpage :
961
Abstract :
A vertical JFET structure is described which allows realization of submicrometer channel-length devices using standard photolithographic techniques. The fabrication procedure utilizes an anisotropic etch followed by an impurity diffusion or implantation to define the channel. A numerical simulation of the JFET operation is implemented using a finite-element analysis technique. Typical devices exhibit high-output conductance and a tendency to resist channel pinchoff at the drain end. Etched bipolar transistors having current gains as high as 400 can also be formed concurrently with the fabrication of the vertical JFET structures.
Keywords :
Anisotropic magnetoresistance; Electric resistance; Etching; FETs; Fabrication; Finite element methods; Impurities; Laboratories; Poisson equations; Semiconductor materials;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1980.19963
Filename :
1480756
Link To Document :
بازگشت