DocumentCode :
1068895
Title :
Analysis of GaAs FET´s for integrated logic
Author :
Lehovec, Kurt ; Zuleeg, Rainer
Author_Institution :
University of Southern California, Los Angeles, CA, USA
Volume :
27
Issue :
6
fYear :
1980
fDate :
6/1/1980 12:00:00 AM
Firstpage :
1074
Lastpage :
1091
Abstract :
This paper presents an analysis of the speed and power dissipation of various GaAs FET inverter circuits as prototypes of integrated logic circuit design. The analysis provides analytical expressions to assess the switching performance of enhancement-mode and depletion-mode MESFET´s and JFET´s with respect to switching-speed and power-dissipation capabilities in optimized configurations. Various load elements are described and analyzed for circuit applications. The various logic gates, now under development, are compared in their switching performance and a review of the state of the art is given. Prospects of large-scale integration (LSI) of gigabit logic for GaAs FET´s are assessed.
Keywords :
Circuit analysis; FETs; Gallium arsenide; Inverters; Large scale integration; Logic circuits; MESFETs; Performance analysis; Power dissipation; Prototypes;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1980.19989
Filename :
1480782
Link To Document :
بازگشت