DocumentCode :
1069420
Title :
Electrical measurement of feature sizes in MOS Si2-gate VLSI technology
Author :
Takács, Dezsoe ; Müller, Wolfgang ; Schwabe, Ulrich
Author_Institution :
Siemens AG, Munich, Germany
Volume :
27
Issue :
8
fYear :
1980
fDate :
8/1/1980 12:00:00 AM
Firstpage :
1368
Lastpage :
1373
Abstract :
The reduced device dimensions of VLSI circuits resulting from improved lithographic techniques require very careful control of the feature sizes during the production process. For this purpose, test patterns and measurement techniques for automatic electrical measurements of misalignments and feature sizes have been developed for the control of an MOS Si2-gate process. Using these methods, correlations between the electrically relevant device parameters and the feature sizes are obtained. A sensitivity analysis for the threshold voltage has been made. It was found that for the technology under consideration, the variation of the feature sizes predominates over the influences of all other technological parameters at transistor lengths of 1-2 µm.
Keywords :
Automatic control; Automatic testing; Circuit testing; Electric variables measurement; Measurement techniques; Production; Sensitivity analysis; Size control; Size measurement; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1980.20041
Filename :
1480834
Link To Document :
بازگشت