Title :
Optimal Design of Resonant Gate Driver for Buck Converter Based on a New Analytical Loss Model
Author :
Zhang, Zhiliang ; Eberle, Wilson ; Yang, Zhihua ; Liu, Yan-Fei ; Sen, Paresh C.
Author_Institution :
Queen´´s Univ., Kingston
fDate :
3/1/2008 12:00:00 AM
Abstract :
In this paper, the advantages of a new resonant driver are verified thoroughly by the analytical analysis, simulation and experimental results. A new accurate analytical loss model of the power metal oxide semiconductor field effect transistor driven by a current-source resonant gate driver is developed. Closed-formed analytical equations are derived to investigate the switching characteristics due to the parasitic inductance. The modeling and simulation results prove that compared to a voltage driver, a current-source resonant driver significantly reduces the propagation impact of the common source inductance during the switching transition at high (>1 MHz) switching frequency, which leads to a significant reduction of the switching transition time and the switching loss. Based on the proposed loss model, a general method to optimize the new resonant driver is proposed and employed in the development of a 12 V synchronous buck voltage regulator (VR) prototype at 1 MHz switching frequency. The level-shift circuit and digital implementation of complex programmable logic device (CPLD) are also presented. The analytical modeling matches the simulation results and experimental results well. Through the optimal design, a significant efficiency improvement is achieved. At 1.5 V output, the resonant driver improves the VR efficiency from 82.7% using a conventional driver to 86.6% at 20 A, and from 76.9% using a conventional driver to 83.6% at 30 A. More importantly, compared with other state of the art VR approaches, the new resonant driver is promising from the standpoints of both performance and cost-effectiveness.
Keywords :
driver circuits; power MOSFET; power convertors; programmable logic devices; voltage regulators; analytical loss model; buck converter; closed-formed analytical equations; common source inductance; complex programmable logic device; current 20 A; current 30 A; current-source resonant gate driver; frequency 1 MHz; level-shift circuit; parasitic inductance; power metal oxide semiconductor field effect transistor; switching characteristics; switching frequency; switching loss; switching transition time; synchronous buck voltage regulator; voltage 1.5 V; voltage 12 V; voltage driver; Resonant gate driver; switching loss model; voltage regulator (VR);
Journal_Title :
Power Electronics, IEEE Transactions on
DOI :
10.1109/TPEL.2007.915615