DocumentCode :
1072251
Title :
Parallel Correction and Adaptation Engines for I/Q Mismatch Compensation
Author :
Elahi, Imtinan ; Muhammad, Khurram ; Balsara, Poras T.
Author_Institution :
Wireless Terminal Bus. Unit, Texas Instrum. Inc., Dallas, TX
Volume :
56
Issue :
1
fYear :
2009
Firstpage :
86
Lastpage :
90
Abstract :
We present a low-area implementation of an I/Q mismatch compensation (IQMC) circuit that comprises a correction engine and an adaptation engine. The correction engine performs I/Q mismatch compensation in the data path using a filter whose coefficients are updated after a programmable amount of time by a parallel adaptation engine that performs sample-by-sample off-line adaptation. This scheme allows very fast online adaptation while protecting the receiver data path from the degradations caused by a fast converging algorithm. The proposed scheme has been successfully implemented in 90-nm digital CMOS process for a low-IF quad-band GSM transceiver SoC. A single multiplier is used to perform complex multiplications for both correction and adaptation engines, resulting in a 0.025 mm2 circuit. Image Rejection Ratio in excess of 50 dB is measured that is sufficient for IF frequencies as high as 200 kHz for GSM application.
Keywords :
CMOS logic circuits; parallel machines; system-on-chip; GSM transceiver; I/Q mismatch compensation circuit; SoC; adaptation engines; correction engine; digital CMOS process; image rejection ratio; parallel correction; wavelength 90 nm; CMOS process; Circuits; Degradation; Engines; Filters; Frequency measurement; GSM; Image converters; Protection; Transceivers; Adaptive filters; compensation; decorrelation; digital control; radio receivers;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.2010160
Filename :
4753694
Link To Document :
بازگشت