Title :
An optimally designed process for submicrometer MOSFET´s
Author :
Shibata, Tadashi ; Hieda, Katsuhiko ; Sato, Masaki ; Konaka, Masami ; Dang, Ryo Luong Mo ; Iizuka, Hisakazu
Author_Institution :
Toshiba Corporation, Kawasaki, Japan
fDate :
4/1/1982 12:00:00 AM
Abstract :
An n-channel MOS process has been optimized to yield desirable characteristics for submicrometer channel-length, MOSFET´s. Process/device simulation is extensively used to find an optimized processing sequence compatible with typical production-line processes. The simulation results show an excellent agreement with experimental data. We have obtained long-channel subthreshold characteristics, saturation drain characteristics up to 5 V, and a minimized substrate bias sensitivity for transistors with channel lengths as small as 0.5 µm. The short-channel effects have been also minimized. A new self-aligned silicidation technology has been developed to reduce the increased resistance of diffused layers with down-scaled junction depths.
Keywords :
Circuit optimization; Degradation; Doping; Fabrication; Implants; Integrated circuit interconnections; MOSFETs; Process design; Silicidation; Transistors;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1982.20738