DocumentCode :
1079538
Title :
Multidrain NMOS for VLSI logic design
Author :
Elmasry, Mohamed I.
Author_Institution :
University of Waterloo, Waterloo, Ont., Canada
Volume :
29
Issue :
4
fYear :
1982
fDate :
4/1/1982 12:00:00 AM
Firstpage :
779
Lastpage :
781
Abstract :
A multidrain NMOS circuit configuration (MD) is studied and its advantages over the conventional pull-up pull-down (PUD) configuration are discussed. These include efficient use of silicon area, less sensitivity to interconnections, less delay times, a controlled value of logic swing which is independent of VDD, and the possibility of integrating into a stacked structure where the load does not consume silicon real state. The MD and the PUD configurations are compatible and the latter is used where a large fan-out is required.
Keywords :
Arthritis; Capacitance; Delay; Integrated circuit interconnections; Logic design; Logic devices; MOS devices; Silicon; Threshold voltage; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.20777
Filename :
1482274
Link To Document :
بازگشت