Title :
A general approach for the performance assessment of nanoscale silicon FETs
Author :
Wang, Jing ; Solomon, Paul M. ; Lundstrom, Mark
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
Various nonplanar, multigate field-effect transistors (FET) structures have been reported that offer better gate control than planar MOSFETs. In the nanometer regime, however, multigate (nanowire) structures also suffer strong quantum confinement, which causes deleterious effects such as large threshold voltage variation. In this paper, we propose a general approach to compare planar versus nonplanar FETs with the consideration of both electrostatic integrity (gate control) and quantum confinement (the so-called "EQ approach"). With this EQ approach, we show that the cylindrical wire FET and the planar double-gate MOSFET have approximately equal scaling capability for a [001]-oriented wafer, while the nonplanar wire structures are significantly better for other wafer orientations [e.g., (011)] where the effective mass in the confinement direction of the planar MOSFET is relatively small.
Keywords :
field effect transistors; nanotechnology; nanowires; quantum interference devices; semiconductor device models; silicon; EQ approach; cylindrical wire FET; electrostatic integrity; gate control; multigate field-effect transistors structures; nanoscale silicon FET; nanowire structures; planar MOSFET; planar double-gate MOSFET; quantum confinement; scale length; scaling capability; short-channel effect; wafer orientations; Electrons; Electrostatics; FETs; Geometry; MOSFETs; Nanoscale devices; Potential well; Silicon; Threshold voltage; Wire; MOSFET; SCE; quantum confinement; scale length; short-channel effect;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2004.833962