Title :
SODEL FET: novel channel and source/drain profile engineering schemes by selective Si epitaxial growth technology
Author :
Inaba, Satoshi ; Miyano, Kiyotaka ; Nagano, Hajime ; Hokazono, Akira ; Ohuchi, Kazuya ; Mizushima, Ichiro ; Oyamatsu, Hisato ; Tsunashima, Yoshitaka ; Ishimaru, Kazunari ; Toyoshima, Yoshiaki ; Ishiuchi, Hidemi
Author_Institution :
SoC R&D Center, Toshiba Corp. Semicond. Co., Yokohama, Japan
Abstract :
In this paper, novel channel and source/drain profile engineering schemes are proposed for sub-50-nm bulk CMOS applications. This device, referred to as the silicon-on-depletion layer FET (SODEL FET), has the depletion layer beneath the channel region, which works as an insulator like a buried oxide in a silicon-on-insulator MOSFET. Thanks to this channel structure, junction capacitance (Cj) has been reduced in SODEL FET, i.e., Cj (area) was ∼0.73 fF/μm2 both in SODEL nFET and pFET at Vbias =0.0 V. The body effect coefficient γ is also reduced to less than 0.02 V12/. Nevertheless, current drives of 886 μA/μm (Ioff=15 nA/μm) in nFET and -320 μA/μm (Ioff=10 nA/μm) in pFET have been achieved in 70-nm gate length SODEL CMOS with |Vdd|=1.2 V. New circuit design schemes are also proposed for high-performance and low-power CMOS applications using the combination of SODEL FETs and bulk FETs on the same chip for 90-nm-node generation and beyond.
Keywords :
CMOS integrated circuits; MOSFET; capacitance; ion implantation; low-power electronics; silicon-on-insulator; vapour phase epitaxial growth; 50 micron; MOS devices; SODEL FET; body effect; bulk FETs; channel profile engineering schemes; circuit design schemes; drain profile engineering schemes; floating-body effect; junction capacitance; logic circuits; low-power CMOS applications; nFET; p-n junction; pFET; selective Si epitaxial growth technology; silicon-on-depletion layer FET; silicon-on-insulator MOSFET; source profile engineering schemes; CMOS logic circuits; CMOS technology; Capacitance; Epitaxial growth; FETs; MOSFETs; P-n junctions; Research and development; Silicon on insulator technology; Substrates; Body effect; CMOS device; FBE; MOS devices; SOI; epitaxial growth; floating-body effect; junction capacitance; logic circuits; p-n junction; silicon-on-insulator; technology;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2004.833573